# An In-Depth Examination of Arithmetic Logic Unit and Central Processing Unit Datapath Design

## I. Introduction to CPU Architecture

# A. The Central Processing Unit (CPU): The Engine of Computation

The Central Processing Unit (CPU) serves as the primary component within a computer system, tasked with the execution of instructions and the processing of data.¹ Often referred to as the "brain" of the computer, the CPU is responsible for performing arithmetic calculations, making logical decisions, and managing the flow of data throughout the system. Its operations are fundamental to nearly every task a computer performs, from running simple applications to executing complex algorithms.

A prevalent model for computer design is the Von Neumann architecture, first described in the context of the EDVAC computer.<sup>2</sup> This architectural paradigm is characterized by several core tenets, most notably the stored-program concept, wherein both program instructions and the data upon which they operate are stored in the same memory unit.<sup>2</sup> This unified memory space is accessed via shared buses for both instruction fetching and data read/write operations. While this design simplifies the hardware, it also introduces an inherent characteristic: instructions and data operations that require memory access cannot occur simultaneously if they need the same bus. This limitation, often termed the "Von Neumann bottleneck," arises because the CPU must sequentially access memory for these distinct purposes, potentially constraining the overall processing throughput as one operation may need to wait for the other to complete.<sup>2</sup> This fundamental aspect of the Von Neumann architecture has spurred the development of various techniques and alternative architectural approaches in modern CPUs, such as cache hierarchies and, in some specialized cases, Harvard architectures (which use separate memories and buses for instructions and data), to mitigate this performance constraint. Understanding this early architectural choice provides essential context for many advanced features found in contemporary CPU designs.

#### **B. Core Functional Units: An Overview**

A CPU is composed of several essential building blocks, each with a specialized function, that work in concert to execute programs. These core units include:

 Arithmetic Logic Unit (ALU): This digital circuit is the computational heart of the CPU, responsible for performing arithmetic operations (such as addition and subtraction) and bitwise logical operations (such as AND, OR, and XOR) on binary data.4

- Registers: These are small, high-speed storage locations situated directly within the CPU.<sup>6</sup> They provide the fastest way for the CPU to access data, temporarily holding operands for the ALU, results of computations, memory addresses, and control information.
- Control Unit (CU): The CU acts as the orchestrator of the CPU, directing all its operations. It fetches instructions from memory, decodes them to determine the required actions, and generates the necessary timing and control signals to manage the other CPU components and the flow of data.
- **Datapath:** This term refers to the collective set of functional units within the CPU that data traverses during processing. It includes the ALU, registers, and the internal buses that connect them, forming the pathways for data movement and transformation.<sup>9</sup>
- **Control Path:** This comprises the logic circuitry, primarily embodied by the Control Unit, that generates and distributes the control signals necessary to manage and sequence the operations within the datapath.<sup>9</sup>

# C. Purpose of this Report

This report aims to provide a detailed and foundational understanding of the design and function of these core CPU components. It will explore how the Arithmetic Logic Unit is constructed and operates, the roles of various CPU registers, the mechanisms by which the Control Unit orchestrates CPU actions, and how these elements are integrated to form a basic CPU datapath and control path. The objective is to elucidate not only their individual characteristics but also their synergistic interactions in enabling a computer to execute instructions.

# II. The Arithmetic Logic Unit (ALU): The Computational Core

# A. Definition, Purpose, and Significance in the CPU

The Arithmetic Logic Unit (ALU) is a combinational digital circuit designed to perform a range of arithmetic and bitwise logical operations on integer binary numbers.<sup>4</sup> It stands as a cornerstone of the Central Processing Unit (CPU) and other processing circuits like Graphics Processing Units (GPUs) and Floating-Point Units (FPUs).<sup>4</sup> The fundamental purpose of the ALU is to execute the mathematical calculations (e.g., addition, subtraction) and logical comparisons (e.g., AND, OR, XOR) dictated by the instructions of a program.<sup>12</sup> To achieve this, the ALU accepts two primary types of inputs: the data to be operated on, known as operands, and a control signal, typically an opcode, which specifies the particular operation to be performed.<sup>4</sup> The output of

the ALU is the result of the executed operation.

The significance of the ALU within the CPU cannot be overstated. It is the primary engine for data manipulation and processing. The speed at which the ALU can perform its operations, along with the richness of its operational repertoire, directly influences the overall performance and capabilities of the CPU.<sup>8</sup> Consequently, modern CPU designs often incorporate multiple ALUs, which may be highly complex and optimized for various types of calculations, to enhance parallel processing capabilities and overall throughput.<sup>5</sup>

The design of an ALU represents a clear instance of hierarchical abstraction in digital engineering. The process begins with fundamental logic gates such as AND, OR, and XOR. These basic gates are then combined to construct slightly more complex functional units, for example, half-adders and full-adders, which are capable of binary addition for single bits. These adder units are, in turn, cascaded to create N-bit adders or subtractors capable of handling multi-bit binary numbers. These arithmetic units, alongside dedicated circuits for logical operations (like bitwise AND, OR) and shift operations, are then integrated. Multiplexers, controlled by the operation code from the Control Unit, play a crucial role at this stage, selecting the output from the appropriate functional block (e.g., adder, shifter, logic unit) to be the final result of the ALU. This layered approach—from basic gates to simple modules, then to more complex modules, and finally to the complete ALU—allows engineers to manage the complexity of the design process effectively, enabling systematic construction and verification at each level of abstraction. This is a foundational principle in the engineering of any complex system.

Furthermore, the set of operations an ALU is designed to support has a direct and reciprocal relationship with the Instruction Set Architecture (ISA) of the CPU. The ALU executes operations based on opcodes, which are integral parts of the machine instructions defined by the ISA. If the ISA specifies a particular arithmetic or logical instruction (for instance, an instruction to count the number of set bits in a word, known as "population count"), the ALU must be equipped with the necessary hardware to perform that operation. Conversely, the inherent complexity, cost, or power consumption associated with implementing certain advanced operations directly in ALU hardware in might lead ISA designers to exclude such instructions. In such cases, the desired functionality would be achieved through a sequence of simpler ALU operations executed via software routines. This dynamic creates a co-design relationship: the capabilities of the ALU enable the inclusion of certain instructions in the ISA, while the desired instructions for an ISA drive the specific

design requirements of the ALU.

## **B. Core ALU Operations**

General-purpose ALUs typically support a diverse set of operations, which can be broadly categorized as follows <sup>4</sup>:

# 1. Arithmetic Operations:

The cornerstone of ALU functionality lies in its ability to perform arithmetic. This primarily includes fundamental integer operations such as:

- Addition: Summing two binary operands.
- **Subtraction:** Finding the difference between two binary operands. This is commonly implemented by adding the two's complement of the subtrahend to the minuend, allowing the same adder circuitry to be utilized for both addition and subtraction. A control signal typically determines whether the second operand is passed directly or in its complemented form to the adder, and the initial carry-in to the adder is manipulated accordingly (e.g., set to 1 for subtraction via two's complement).

While ALUs are primarily designed for integer calculations, they can also handle integer multiplication, often through sequences of shifts and additions or by dedicated multiplier hardware within or alongside the ALU.<sup>12</sup> Integer division is more complex and may be implemented through repeated subtraction or, in many systems, handled by a separate Floating-Point Unit (FPU), especially if floating-point results are possible.<sup>12</sup>

#### 2. Logical Operations:

ALUs perform bitwise logical operations, which are essential for data manipulation, setting or clearing specific bits (masking), and making decisions at the bit level. Common logical operations include:

- AND: Produces a 1 in an output bit position if both corresponding input bits are 1.
- **OR:** Produces a 1 in an output bit position if at least one of the corresponding input bits is 1.
- XOR (Exclusive OR): Produces a 1 in an output bit position if the corresponding input bits are different.
- NOT (Inversion): Flips each bit of an operand (0 becomes 1, and 1 becomes 0).

These operations are applied to each pair of corresponding bits in the operands independently.<sup>4</sup>

#### 3. Bit Shift and Rotate Operations:

Shift and rotate operations manipulate the positions of bits within an operand. These are

crucial for tasks like multiplication or division by powers of two, isolating bit fields, and in various algorithmic procedures.

# Logical Shifts:

- Logical Left Shift (LSL): All bits in the operand are shifted one position to the left. The bit shifted out from the most significant bit (MSB) position is typically discarded, and a zero is shifted into the least significant bit (LSB) position.<sup>16</sup>
   For an unsigned binary number, a logical left shift by one position is equivalent to multiplication by 2.<sup>15</sup>
- Logical Right Shift (LSR): All bits are shifted one position to the right. The bit shifted out from the LSB position is discarded, and a zero is shifted into the MSB position.<sup>16</sup> For an unsigned binary number, this is equivalent to integer division by 2.<sup>15</sup>
- **Arithmetic Shifts:** These shifts are designed to preserve the sign of a signed binary number (typically represented in two's complement).
  - Arithmetic Left Shift (ASL): Behaves identically to a logical left shift; a zero is shifted into the LSB position.<sup>16</sup> It effectively multiplies a signed number by 2, provided overflow does not occur.
  - Arithmetic Right Shift (ASR): All bits are shifted one position to the right. The bit shifted out from the LSB is discarded. However, to preserve the sign, the original MSB (the sign bit) is copied into the newly vacated MSB position.<sup>15</sup> While this often corresponds to division by 2 for positive numbers, it's important to note that for negative numbers in two's complement, an arithmetic right shift rounds towards negative infinity, which may not always be identical to standard integer division (which typically rounds towards zero).<sup>15</sup>
- Circular Shifts (Rotations): In these operations, bits shifted out from one end of the operand are re-inserted at the other end, meaning no bits are lost.
  - Circular Left Shift (Rotate Left, ROL): Bits are shifted left, and the MSB that is shifted out is inserted into the LSB position.<sup>16</sup>
  - Circular Right Shift (Rotate Right, ROR): Bits are shifted right, and the LSB that is shifted out is inserted into the MSB position.<sup>16</sup> Rotations are particularly useful in cryptographic algorithms and certain bit-manipulation tasks.<sup>16</sup>

The utility of shift operations extends to efficient arithmetic, a technique known as "strength reduction" often employed by compilers, where a multiplication or division by a power of two is replaced by a faster shift operation (e.g.,  $A \times 4$  becomes  $A \ll 2$ ). <sup>15</sup>

## 4. Status Flags/Outputs:

In addition to the primary result, ALUs typically generate a set of status flags (also known as condition codes or status bits) that provide information about the outcome of the performed

operation.4 These flags are usually stored in a dedicated CPU register called the Status Register or Flag Register. Common status flags include:

- Zero Flag (Z): Set if the ALU result is zero; cleared otherwise.
- Carry Flag (C): Set if an arithmetic operation (like addition) resulted in a carry-out from the MSB, or if a subtraction resulted in a borrow. For shift operations, it often stores the last bit shifted out.
- Overflow Flag (V or O): Set if an arithmetic operation on signed numbers resulted in an overflow (i.e., the result is too large or too small to be represented in the available number of bits and maintain the correct sign).
- **Negative Flag (N or S):** Set if the MSB of the result is 1 (indicating a negative number in typical signed representations); cleared otherwise.

These status flags are critically important for implementing conditional program flow (e.g., conditional branch instructions that alter the sequence of execution based on the outcome of a previous comparison) and for performing multi-precision arithmetic (where numbers larger than the ALU's native word size are processed in segments).<sup>4</sup> In many ALU designs, the carry-out signal from an operation is directly connected to a carry-in input for subsequent operations, facilitating efficient carry propagation in multi-bit arithmetic.<sup>4</sup>

The propagation delay through the ALU circuitry, particularly in arithmetic units like ripple-carry adders, is a critical determinant of the CPU's maximum operational clock speed.<sup>4</sup> An ALU is fundamentally a combinational logic circuit, meaning its outputs will stabilize to reflect the result of an operation only after a certain time has elapsed for the input signals to propagate through its internal gates. In a ripple-carry adder, for instance, the carry signal must propagate sequentially from the least significant bit position to the most significant bit position. For an N-bit adder, this delay can be proportional to N multiplied by the delay of a single full-adder stage. The CPU's clock cycle must be sufficiently long to accommodate the worst-case propagation delay through the ALU (and any other combinational logic within the datapath) to ensure that stable and correct results are available before they are captured by registers at the end of the clock cycle. 4 Consequently, a slower ALU, characterized by a longer propagation delay, necessitates a longer clock cycle, which in turn leads to a slower CPU. This inherent performance characteristic of simpler adder designs is a primary reason why more advanced and faster adder architectures, such as carry-lookahead adders, are employed in high-performance CPUs, even though they may be more complex.

Table 1 provides a summary of common ALU operations.

| Operation Category | Specific Operation | Description                                                                                       | Typical Use Case                                 |  |
|--------------------|--------------------|---------------------------------------------------------------------------------------------------|--------------------------------------------------|--|
| Arithmetic         | ADD                | Adds two operands.                                                                                | Basic calculations, address computation.         |  |
|                    | SUB                | Subtracts second operand from first.                                                              | Basic calculations, comparisons.                 |  |
|                    | INC                | Increments operand by one.                                                                        | Loop counters, pointer arithmetic.               |  |
|                    | DEC                | Decrements operand by one.                                                                        | Loop counters, pointer arithmetic.               |  |
| Logical            | AND                | Bitwise AND of two operands.                                                                      | Masking bits, testing bits.                      |  |
|                    | OR                 | Bitwise OR of two operands.                                                                       | Setting bits.                                    |  |
|                    | XOR                | Bitwise XOR of two operands.                                                                      | Flipping bits, equality checks.                  |  |
|                    | NOT                | Bitwise NOT<br>(inversion) of one<br>operand.                                                     | Inverting bit patterns.                          |  |
| Shift/Rotate       | LSL/ASL            | Logical/Arithmetic<br>Left Shift: Shifts bits<br>left, fills LSB with O.                          | Multiplication by powers of 2.                   |  |
|                    | LSR                | Logical Right Shift:<br>Shifts bits right, fills<br>MSB with O.                                   | Division of unsigned numbers by powers of 2.     |  |
|                    | ASR                | Arithmetic Right Shift:<br>Shifts bits right, fills<br>MSB with original<br>MSB (sign extension). | Division of signed<br>numbers by powers<br>of 2. |  |
|                    | ROL                | Rotate Left: Shifts<br>bits left, MSB wraps                                                       | Cryptography, bit                                |  |

|     | around to LSB.                                                  | manipulation.                   |
|-----|-----------------------------------------------------------------|---------------------------------|
| ROR | Rotate Right: Shifts<br>bits right, LSB wraps<br>around to MSB. | Cryptography, bit manipulation. |

# C. Building an ALU from Logic Gates

The construction of an ALU, even a basic one, relies on the hierarchical assembly of fundamental logic gates.

## 1. Fundamental Logic Gates:

At the most elementary level, all digital circuits, including ALUs, are built from a few basic types of logic gates: AND gates, OR gates, NOT gates, and XOR (Exclusive OR) gates. Each of these gates performs a simple Boolean logic function on its inputs to produce an output.

2. Adders: The Heart of Arithmetic Operations:

Adders are crucial for performing arithmetic operations. The simplest forms are the half-adder and the full-adder.

Half-Adder:

A half-adder is a combinational circuit that performs the addition of two single binary digits (bits), labeled A and B. It produces two outputs: a Sum (S) bit and a Carry (C) bit.13

The logical functions for the half-adder are:

- Sum (S) =  $A \oplus B$  (A XOR B)
- o Carry (C) =  $A \cdot B$  (A AND B) Thus, a half-adder can be constructed using one XOR gate and one AND gate. The carry output is 1 only when both A and B are 1. The sum output represents the least significant bit of the binary sum.

Table 2 shows the truth table for a half-adder.

```
| A | B | Sum (S) | Carry (C) |
|:-: |:-: |:-----: |
| O | O | O | O |
| O | 1 | 1 | O |
| 1 | O | 1 | O |
| 1 | 1 | O | 1 |
```

# • Full-Adder:

While a half-adder can add two bits, it cannot account for a carry that might have been generated from the addition of a less significant pair of bits. A full-adder solves this by adding three single binary digits: two input bits (A and B) and a carry-in bit (C-IN) from a previous, less significant stage of addition.13 Like the

half-adder, it produces two outputs: a Sum (S) bit and a Carry-Out (C-OUT) bit, which can serve as the carry-in for the next, more significant stage.

The logical functions for the full-adder are 13:

- Sum (S) = A⊕B⊕CIN
- Carry-Out (C-OUT) =  $(A \cdot B) + (CIN \cdot (A \oplus B))$

A full-adder can also be constructed using two half-adders and an OR gate.<sup>13</sup> The first half-adder adds A and B, producing a partial sum (Spartial) and a carry (C1). The second half-adder then adds Spartial and C-IN, producing the final Sum (S) and another carry (C2). The final Carry-Out (C-OUT) is obtained by ORing C1 and C2.Table 3 shows the truth table for a full-adder.

```
| A | B | C-IN | Sum (S) | C-OUT |
|:-: |:-: |:--: |:---: |:---: |
| O | O | O | O | O |
| O | O | 1 | 1 | O |
| O | 1 | O | 1 | O |
| O | 1 | 1 | O | O |
| 1 | O | O | 1 | O |
| 1 | O | O | O | O |
| 1 | O | O | O | O |
| 1 | O | O | O | O |
| 1 | O | O | O | O |
| 1 | O | O | O | O | O |
```

N-bit Adder (Ripple-Carry Adder): To add binary numbers consisting of N bits, N full-adders can be connected in a cascade. This configuration is known as a ripple-carry adder.<sup>13</sup> The C-OUT of each full-adder is connected to the C-IN of the next full-adder in the chain (the one handling the next more significant bit). The first full-adder (for the LSB) can have its C-IN set to 0 for simple addition. This structure allows the carry to "ripple" from the LSB position to the MSB position.

## 3. Implementing Subtraction:

Subtraction, such as A-B, can be efficiently implemented using the same N-bit adder circuitry designed for addition. This is achieved by performing the operation A+(-B), where -B is the two's complement representation of B.13 To obtain the two's complement of B, all bits of B are inverted (one's complement), and then 1 is added to the result. In an ALU, this is typically implemented by:

- 1. Passing operand B through a set of XOR gates. If a control signal (e.g., Subtract\_Enable) is 0, B passes through unchanged (B XOR 0 = B). If Subtract\_Enable is 1, B is inverted (B XOR 1 = B').
- 2. Setting the initial carry-in (C-IN) to the LSB full-adder to the value of Subtract\_Enable. Thus, for addition, Subtract\_Enable is 0 (B is not inverted, C-IN is 0). For subtraction, Subtract Enable is 1 (B is inverted, C-IN is 1), effectively adding A+B'+1.
- 4. Implementing Logical Operations:

Bitwise logical operations (AND, OR, XOR) for N-bit operands are implemented more directly. For each bit position i from 0 to N-1, the corresponding bits Ai and Bi are fed into the respective logic gate (e.g., Ai AND Bi, Ai OR Bi, Ai XOR Bi). The N outputs from these gates form the N-bit result of the logical operation. A NOT operation on an N-bit operand involves N NOT gates, one for each bit.

5. Role of Multiplexers (MUX) in ALU Design:

A multiplexer (MUX) is a combinational logic circuit that selects one of several input signals and routes it to a single output line.13 The selection is controlled by one or more "select" input lines. In ALU design, multiplexers are essential for choosing which operation's result becomes the final output of the ALU.

An N-bit wide MUX (or a set of N 1-bit MUXes) is typically placed at the output stage of the ALU. Each input to this MUX comes from the output of one of the functional units (e.g., the N-bit adder/subtractor, the N-bit AND unit, the N-bit OR unit, the shifter). The select lines of this MUX are connected to the opcode (or a decoded version of it) provided by the Control Unit. For example, if the opcode indicates an ADD operation, the select lines configure the MUX to pass the output of the adder to the ALU's final output. If the opcode indicates an AND operation, the MUX selects the output of the AND logic unit, and so on.13 This allows a single ALU structure to perform a variety of operations based on the control signals it receives.

# III. CPU Registers: High-Speed Internal Memory

# A. The Role and Importance of Registers in CPU Operations

CPU registers are small, extremely fast memory storage locations integrated directly within the CPU chip itself.<sup>3</sup> They represent the highest tier in the computer's memory hierarchy, offering the lowest latency access to data for the processor. Their critical importance stems from their role in temporarily holding data, instructions currently being processed, memory addresses, and various control or status information that the CPU is actively working with or needs immediate access to.<sup>6</sup>

Registers are fundamental to the CPU's ability to execute instructions efficiently. By providing swift access to operands for the ALU and a readily available place to store the results of computations, registers significantly enhance processing speed. This is because accessing data from registers is orders of magnitude faster than retrieving it from main memory (RAM). Minimizing these slower memory accesses is a key objective in CPU design for achieving high performance. The number and types of registers available in a CPU are defining characteristics of its Instruction Set Architecture (ISA). This architectural choice has profound implications for compiler design and overall program performance. For instance, a larger number of General-Purpose Registers (GPRs) provides compilers with greater flexibility in register allocation—the process of assigning program variables and temporary values to registers. Effective register allocation can drastically reduce the frequency of slow memory accesses, as more data can be kept within the CPU's fast internal storage.

Conversely, architectures with fewer GPRs might necessitate more frequent "spills" of data to memory. Special-purpose registers, such as an accumulator, can simplify instruction formats (e.g., by allowing one-operand instructions where the accumulator is an implicit operand and destination) but might also introduce a bottleneck if numerous operations must sequentially pass through this single register.<sup>6</sup> The presence of dedicated address registers can optimize common memory addressing modes, further enhancing efficiency.<sup>6</sup> Thus, the design of a CPU's register set involves a careful trade-off: while more registers can potentially improve performance, they also increase the complexity of the CPU hardware and may require more bits within each instruction to specify the register operands. This directly influences how efficiently high-level programming language code can be translated into executable machine code.

# B. Key Types of CPU Registers and Their Functions

CPUs contain various types of registers, each tailored for a specific purpose in the instruction execution process.<sup>3</sup> Some of the most common and crucial registers include:

- 1. Program Counter (PC):
  - The Program Counter, also known as the Instruction Pointer (IP) in some architectures, holds the memory address of the next instruction to be fetched from memory for execution.3 After an instruction is fetched, the PC is typically incremented to point to the subsequent instruction in sequential program flow. In the case of branch or jump instructions, the PC is updated with the target address of the branch/jump, altering the flow of control.
- 2. Instruction Register (IR):
   The Instruction Register stores the machine instruction that has been fetched from memory and is currently being decoded or executed by the CPU.3 The Control Unit analyzes the contents of the IR (specifically the opcode and operand fields) to determine what operation to perform and how to generate the necessary control signals for the datapath.
- 3. Memory Address Register (MAR):
   The Memory Address Register holds the address of the memory location that the CPU intends to access, either for a read operation (fetching data or an instruction) or a write operation (storing data).3 The content of the MAR is placed on the system's address bus to select the desired memory location.
- 4. Memory Data Register (MDR) / Memory Buffer Register (MBR):
   The Memory Data Register, sometimes called the Memory Buffer Register, acts as a temporary holding place for data being transferred between the CPU and main

memory.3 When data is read from memory, it is loaded into the MDR before being used by the CPU (e.g., moved to another register or to the ALU). When data is to be written to memory, it is first placed in the MDR, and from there, it is transferred via the data bus to the memory location specified by the MAR. The MDR is thus a bidirectional buffer.

The interaction between the PC, MAR, MDR, and IR forms the core mechanism for the instruction fetch phase of the CPU cycle, which is fundamental to how a CPU begins processing any instruction. The sequence typically unfolds as follows:

- 1. The PC contains the memory address of the next instruction to be executed.6
- 2. This address is copied from the PC to the MAR. The MAR then presents this address to the memory system via the address bus.7
- 3. The memory system responds by retrieving the instruction located at the specified address and placing it onto the data bus.
- 4. The instruction from the data bus is loaded into the MDR.11
- 5. Finally, the instruction is transferred from the MDR to the IR, where it can be decoded by the Control Unit.7

This tightly coupled sequence of register transfers, orchestrated by control signals from the CU, is the universal first step in executing any machine instruction in a Von Neumann architecture.

- 5. General-Purpose Registers (GPRs):
   These are a set of registers that are available to programmers (via assembly language) for general data manipulation and storage.6 GPRs can hold operands for ALU operations, intermediate results of calculations, pointers, counters, or any other data that needs to be accessed quickly. Modern CPUs typically feature a "register file," which is an array of multiple GPRs (e.g., 8, 16, 32, or more).7
- 6. Accumulator (ACC):
   In some CPU architectures (often older or simpler ones), the Accumulator is a special-purpose register that is implicitly used as one of the operands for many ALU operations and also serves as the destination for the result of those operations.3 For example, an "ADD value" instruction might implicitly mean "add 'value' to the content of the Accumulator and store the result back in the Accumulator."
- 7. Status Register (or Flags Register / Condition Code Register): This register holds a collection of individual bits called status flags (or condition codes).4 Each flag indicates a specific condition or outcome resulting from the most recent ALU operation. Common flags include the Zero flag (set if the result was zero), Carry flag (set if an operation generated a carry), Overflow flag (set if a signed arithmetic operation overflowed), and Negative/Sign flag (set if the result is negative). These flags are crucial for implementing conditional logic in

programs, as conditional branch instructions often test the state of these flags to decide whether to alter the program's execution flow.

Table 4 summarizes the key CPU registers and their functions.

| Register Name              | Acronym | Primary<br>Function/Purpose                                                             | Typical Interaction                                                                                                            |
|----------------------------|---------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| Program Counter            | PC      | Holds the memory address of the next instruction to be fetched.                         | Provides address to MAR for instruction fetch; updated after fetch or by branch/jump instructions.                             |
| Instruction Register       | IR      | Stores the instruction currently being decoded and executed.                            | Receives instruction<br>from MDR; provides<br>opcode/operands to<br>Control Unit.                                              |
| Memory Address<br>Register | MAR     | Holds the memory<br>address of the<br>location to be<br>accessed<br>(read/write).       | Receives address<br>from PC (for<br>instruction fetch) or<br>from GPRs/ALU (for<br>data access); drives<br>address bus.        |
| Memory Data<br>Register    | MDR     | Temporarily stores data read from memory or data to be written to memory.               | Receives data from<br>data bus (on read),<br>provides data to data<br>bus (on write);<br>transfers data<br>to/from IR or GPRs. |
| General-Purpose<br>Regs.   | GPRs    | Store operands,<br>intermediate results,<br>pointers, etc., for<br>general computation. | Provide operands to<br>ALU; receive results<br>from ALU or data<br>from MDR.                                                   |
| Accumulator                | ACC     | Often an implicit operand and destination for ALU operations in certain                 | Provides operand to ALU; receives result from ALU.                                                                             |

|                 |       | architectures.                                                                                      |                                                                         |
|-----------------|-------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| Status Register | SR/FR | Holds status flags<br>(Zero, Carry,<br>Overflow, Negative)<br>indicating ALU<br>operation outcomes. | Updated by ALU;<br>read by Control Unit<br>for conditional<br>branches. |

# IV. The Control Unit: Orchestrating CPU Actions

# A. Defining the Control Unit (CU) and its Responsibilities

The Control Unit (CU) is an indispensable component of the CPU, functioning as its central nervous system. It directs and coordinates the activities of all other processor components to ensure the correct execution of program instructions.<sup>2</sup> Unlike the ALU, the CU does not perform data processing operations itself; rather, it manages and synchronizes the actions of the units that do, such as the ALU and registers, and interfaces with memory.

The primary responsibilities of the Control Unit encompass several critical tasks:

- Instruction Fetching: The CU initiates the process of retrieving the next instruction from main memory, using the address stored in the Program Counter (PC).
- Instruction Decoding: Once an instruction is fetched into the Instruction Register (IR), the CU decodes it. This involves interpreting the instruction's opcode to determine the operation to be performed, identifying the operands (e.g., registers or memory locations), and determining the addressing modes used.
- 3. **Control Signal Generation:** Based on the decoded instruction and timing signals (often from a system clock), the CU generates a sequence of control signals. These signals are electrical pulses that manage the flow of data and the activation of various hardware components within the datapath (e.g., selecting the appropriate ALU function, enabling register read/write operations, controlling data movement on buses, and managing memory access).<sup>3</sup>
- 4. **Data Flow Management:** The CU directs the movement of data not only within the CPU (e.g., between registers and the ALU) but also between the CPU and external components like main memory and input/output (I/O) devices.<sup>5</sup>
- 5. **Execution Supervision:** The CU oversees the entire execution process of an instruction, ensuring that operations occur in the correct sequence and that

results are routed to their intended destinations.

The Control Unit effectively acts as a finite state machine. For each phase of the instruction processing cycle (fetch, decode, execute, memory access, write-back), it transitions through a series of states. In each state, it issues a specific set of control signals to the datapath. The complexity of this state machine and its associated logic is directly proportional to the complexity of the Instruction Set Architecture (ISA) it is designed to support. An ISA with a wide variety of instruction formats, numerous addressing modes, and a rich set of operations will necessitate a more intricate Control Unit. This intricacy arises from the need for more states to handle the diverse instructions and more complex logic to generate the wide array of control signal patterns required. Consequently, the design and verification of the Control Unit often represent a significant challenge and a potential bottleneck in the overall CPU design process.

## B. The Fetch-Decode-Execute Cycle: The Heartbeat of the CPU

The fundamental operation of nearly all CPUs is governed by the fetch-decode-execute cycle (often with additional stages like memory access and write-back in more detailed models). This cycle is the repetitive sequence of steps the CPU performs to process each instruction of a program.<sup>1</sup>

#### • 1. Fetch:

The cycle begins with the fetch stage. The CU retrieves (fetches) the next machine instruction from the memory location whose address is currently stored in the Program Counter (PC).18 This involves sending the PC's content to the Memory Address Register (MAR), initiating a memory read operation, and receiving the instruction via the Memory Data Register (MDR). The fetched instruction is then loaded into the Instruction Register (IR).18 Concurrently, or immediately after, the PC is updated (typically incremented by the length of the instruction, e.g., by 4 in a 32-bit architecture with byte-addressable memory and 4-byte instructions) to point to the next instruction in sequence, preparing for the next fetch cycle.11

#### • 2. Decode:

In the decode stage, the CU interprets the instruction now held in the IR.18 Specialized decoder circuitry within the CU examines the instruction's opcode (the part that specifies the operation to be performed) and any associated fields (which might specify operands, registers, memory addresses, or immediate data). The purpose of this stage is to translate the binary pattern of the instruction into a set of internal signals that the CU can use to control the datapath components.18 This "decode" step is a critical translation layer, converting a

higher-level abstraction (the machine instruction, such as ADD R1, R2, R3) into a series of low-level hardware actions (the specific control signals needed to execute that addition). For example, decoding an ADD R1, R2, R3 instruction involves identifying that an addition is required, that registers R2 and R3 are the sources, and R1 is the destination. The decoder then activates specific control lines that will, in the execute stage, select R2 and R3 as inputs to the ALU, configure the ALU to perform addition, and enable the writing of the ALU's output to register R1. This translation from the symbolic representation of an instruction to concrete hardware control is fundamental to CPU operation, acting as the interface between software (instructions) and hardware (datapath actions).18

#### 3. Execute:

Following decoding, the execute stage takes place. The CU issues the appropriate control signals to the datapath components (such as the ALU, register file, and memory interface) to carry out the operation specified by the instruction.8

- If it's an arithmetic or logical instruction, the CU will direct the ALU to perform the specified operation on operands (which may come from registers or be part of the instruction itself as immediate data).
- If it's a data transfer instruction (like load or store), the CU will manage the interaction with memory, including calculating memory addresses (often using the ALU) and initiating memory read or write operations.
- o If it's a control flow instruction (like a branch or jump), the CU will update the PC with a new address if the branch condition (often based on ALU status flags) is met. The results of the execution are typically stored back into a register within the CPU or written to a location in main memory.<sup>8</sup> After execution (and any subsequent memory access or result write-back stages), the cycle repeats, fetching the next instruction indicated by the PC.

# C. How the Control Unit Generates Control Signals

The primary output of the Control Unit is a set of time-sequenced control signals that regulate the operation of every other component in the datapath. These signals are binary values (on or off, 1 or 0) that enable or disable specific functions or data paths.

The generation of these control signals is based on several inputs to the CU:

- Opcode of the current instruction: The most significant input is the opcode field (and sometimes a function field, funct, for certain instruction types like MIPS R-type instructions) of the instruction currently in the IR. This directly tells the CU what operation needs to be performed.<sup>9</sup>
- Status flags: Information from the ALU's status register (e.g., Zero flag, Carry flag, Overflow flag) is often fed back to the CU. This is crucial for implementing

- conditional instructions, such as conditional branches where the decision to branch depends on the outcome of a previous comparison.<sup>19</sup>
- Clock signals: The system clock provides timing pulses that synchronize the
  operations of the CU and the entire CPU. The CU uses these clock signals to step
  through the different phases of the instruction cycle and to ensure that signals
  are asserted and data is latched at the correct times.

There are two main approaches to implementing the logic within the Control Unit that generates these signals:

- Hardwired Control:
  - In a hardwired control unit, the control logic is implemented directly using combinational logic circuits (such as decoders, AND-OR arrays, or custom logic gates designed using techniques like Karnaugh maps or Boolean algebra).19 The instruction's opcode bits (and other relevant inputs like flags) are fed into this logic, which directly outputs the control signals. Hardwired control units are generally faster because control signals are generated through fixed logic paths. However, they are less flexible; if the instruction set needs to be modified or extended, the hardware of the control unit itself must be redesigned. This approach is common in RISC (Reduced Instruction Set Computing) processors, which typically have simpler and more regular instruction sets.
- Microprogrammed Control:
  - In a microprogrammed control unit, the control signals are not generated directly by fixed logic. Instead, the control information is stored in a special memory called the control store or control ROM (Read-Only Memory). Each machine instruction's execution is orchestrated by a sequence of microinstructions, which form a microprogram. Each microinstruction specifies a set of control signals to be asserted at a particular point in time. When a machine instruction is decoded, the CU looks up the starting address of its corresponding microprogram in the control store and then executes the microinstructions in sequence.

    Microprogrammed control is more flexible than hardwired control because changes to the instruction set or the control sequences can often be made by modifying the microprogram in the control store, rather than redesigning hardware. This approach is often found in CISC (Complex Instruction Set Computing) processors, which have more complex and numerous instructions. However, microprogrammed control can be slower due to the extra step of fetching microinstructions from the control store.

Regardless of the implementation method, the generated control signals are responsible for a wide array of actions within the datapath, including 9:

- Selecting the inputs to the ALU (e.g., from specific registers, from the sign-extended immediate field of an instruction, or from the PC).
- Specifying the operation the ALU should perform (e.g., add, subtract, AND, OR, shift).
- Enabling register read or write operations (i.e., allowing data to be read from or written to the register file).
- Controlling memory read or write signals (instructing main memory to perform a read or write operation).
- Managing the selection inputs of multiplexers throughout the datapath to route data correctly.
- Controlling the loading of the PC (e.g., with PC+4 or a branch target address).

# V. The Datapath and Control Path: The CPU's Infrastructure

# A. Defining the Datapath: Components and Data Flow

The datapath comprises the collection of functional hardware elements within the CPU that are responsible for performing data processing operations. It can be thought of as the "brawn" or the operational core of the processor, containing the circuitry through which data flows and is transformed. The datapath is designed to execute the operations specified by the CPU's instruction set.

Key components typically found in a datapath include 1:

- Arithmetic Logic Unit (ALU): As previously discussed, this unit performs arithmetic and logical computations on data.
- Registers: These high-speed storage elements hold data temporarily. This
  includes:
  - General-Purpose Registers (GPRs): Used for storing operands and results of operations. Often organized as a register file.
  - o **Program Counter (PC):** Holds the address of the next instruction.
  - o Instruction Register (IR): Holds the current instruction being executed.
  - Memory Address Register (MAR): Holds the address for memory access.
  - Memory Data Register (MDR): Buffers data to/from memory.
- Multiplexers (MUXes): These are data selectors that choose one of several input signals to route to a single output. MUXes are crucial for selecting the appropriate data sources for ALU inputs, choosing data to be written into registers, or selecting the next value for the PC.
- Internal Buses: These are the pathways or electrical conductors that facilitate the transfer of data and addresses between the various components of the datapath (e.g., between registers and the ALU, between the ALU and memory

interface registers).

The datapath is structured to implement the fetch-decode-execute cycle (and its variations) by providing the physical routes and operational units necessary for data manipulation, storage, and movement as dictated by program instructions. <sup>9</sup> The design of the datapath is fundamentally shaped by the Instruction Set Architecture (ISA) it is intended to support. The ISA defines the instructions, data types (e.g., 32-bit integers, 64-bit floating-point numbers), addressing modes (how memory locations are specified), and the registers visible to the programmer. For every instruction defined in the ISA, there must exist a corresponding path and sequence of operations within the datapath to carry out its execution. For instance, an instruction like LOAD R1, address (load data from a memory address into register R1) requires datapath elements capable of calculating the address (often using the ALU), issuing a read request to that memory location, receiving the data from memory, and finally writing that data into register R1.9 Similarly, the width of data operands specified by the ISA (e.g., 32-bit or 64-bit) directly dictates the width of the registers, the ALU, and the internal data buses. Different instruction formats (such as R-type, I-type, and J-type common in MIPS-like architectures) will also necessitate different configurations of multiplexer inputs and patterns of control signals to correctly route data and select operations. Thus, the datapath serves as a physical embodiment and realization of the computational capabilities specified by the CPU's ISA.

# B. Defining the Control Path: Directing Datapath Operations

The control path, primarily implemented by the Control Unit (CU), consists of the logic circuitry that directs and coordinates the operations of the datapath. If the datapath is the "brawn" that performs the work, the control path is the "brain" that tells the brawn what to do, when to do it, and how. Its fundamental role is to generate the sequence of control signals necessary to execute instructions. These signals manage the switching of data paths, the selection of operations (e.g., within the ALU), and the timing of data movements between the various components of the datapath.

# C. Interaction: How the Control Path Governs the Datapath

The control path and the datapath are distinct yet intimately coupled entities that must work in perfect synchrony for the CPU to function correctly. The control path receives inputs, primarily the instruction currently loaded in the Instruction Register (IR) and, in some cases, status information from the ALU (e.g., flags indicating the result of a comparison). Based on these inputs, the control path (Control Unit) generates a specific sequence of control signals.

These control signals are then distributed to the various components within the datapath, orchestrating their actions as follows 9:

- **Multiplexer Selection:** Control signals determine which input a multiplexer selects to pass to its output. For example, selecting whether an ALU input comes from a register or from a sign-extended immediate value in the instruction.
- **ALU Operation:** Control signals instruct the ALU which specific arithmetic or logical operation to perform (e.g., add, subtract, AND, OR, shift).
- **Register File Operations:** Control signals manage the reading from and writing to the register file. This includes specifying which registers to read, which register to write to, and enabling the write operation itself.
- Memory Access: Control signals initiate memory read or memory write operations by asserting appropriate lines on the control bus (e.g., MemRead, MemWrite).
- PC Updating: Control signals manage how the Program Counter is updated, whether by simple incrementation or by loading a new branch/jump target address.

As the datapath executes these operations under the direction of the control signals, it may generate new status information (e.g., ALU flags). This status information can, in turn, be fed back to the control path, influencing its subsequent decisions, particularly for conditional operations like branches. This distinction between the datapath (the "doing" elements) and the control path (the "directing" logic) is a crucial design separation that helps manage the complexity of CPU design. It allows engineers to focus on the data flow and computational units somewhat independently from the intricate control logic. However, their operational independence is an illusion; they are tightly coupled and interdependent. The control signals generated by the control path are meaningless without a datapath to act upon them, and conversely, the datapath would be either idle or operate chaotically without the precise orchestration provided by the control path. This principle of separating concerns while ensuring effective interaction is a classic strategy in engineering complex systems, applied here to hardware design.

#### D. Communication Channels: CPU Buses

Buses are fundamental communication pathways that facilitate the transfer of data, addresses, and control signals between different components within the CPU, as well as between the CPU and external entities like main memory and input/output (I/O) devices.<sup>3</sup> A bus is essentially a set of parallel electrical conductors. There are three main types of buses in a typical CPU system:

#### Address Bus:

The address bus is a unidirectional pathway. It carries memory addresses generated by the CPU (typically from the Memory Address Register, MAR) to the main memory and I/O devices.3 The address on this bus specifies the unique location that the CPU intends to read from or write to. The width of the address bus (i.e., the number of parallel lines it contains) determines the maximum amount of memory the CPU can directly address. For example, a 32-bit address bus can address 232 unique memory locations.

#### Data Bus:

The data bus is a bidirectional pathway, meaning data can flow in both directions (from CPU to memory/I-O, and from memory/I-O to CPU).3 It is used to transfer the actual data or instructions between the CPU (often via the Memory Data Register, MDR), main memory, and I/O devices. The width of the data bus (e.g., 32-bit, 64-bit) determines how many bits of data can be transferred in a single bus cycle, significantly impacting data transfer throughput.

#### Control Bus:

The control bus is generally bidirectional, although some individual control lines within it may be unidirectional. It carries a variety of control and timing signals that manage and synchronize the operations of the entire computer system.3 Examples of signals carried by the control bus include:

- Memory Read/Write signals: Signals from the CU that instruct memory whether to perform a read or a write operation.
- o I/O Read/Write signals: Similar signals for I/O devices.
- Bus Request/Grant signals: Used in systems with multiple bus masters to arbitrate access to the buses.
- o Clock signals: Provide timing synchronization for all components.
- o Interrupt signals: Signals from I/O devices to the CPU requesting attention.
- Reset signal: Initializes the system.

The organization of these buses, particularly the internal buses within the CPU connecting registers, ALU, and other datapath elements, can vary, leading to different datapath architectures with different performance characteristics and complexities.<sup>11</sup> Common internal bus organizations include:

# • One-Bus Organization:

In this simplest organization, a single internal bus is used for all data transfers between datapath components (e.g., from a register to an ALU input, from an ALU output to a register, from PC to MAR).11

 Advantages: Simple design, lower hardware cost (fewer wires and multiplexers).  Disadvantages: Performance is limited because only one data transfer can occur at a time. If an operation requires two operands from registers to be sent to the ALU, they must be transferred sequentially over the single bus, increasing the number of clock cycles per instruction. Bus contention is a major issue.

# • Two-Bus Organization:

This architecture employs two separate internal buses.11 For example, one bus might be dedicated to sourcing operands to the ALU, while the other might handle results from the ALU or other data movements. This allows for some degree of parallelism. For instance, two operands could potentially be fetched from the register file and sent to the ALU inputs simultaneously if the register file has two read ports and each is connected to a separate bus leading to the ALU.

- Advantages: Improved performance over a one-bus organization due to increased parallelism in data transfers.
- o **Disadvantages:** More complex than a one-bus design, higher hardware cost.

# • Three-Bus Organization:

A three-bus organization typically features two output buses (e.g., from the register file, allowing two operands to be read simultaneously and routed to the ALU inputs) and one input bus (e.g., for writing the ALU result back to the register file).11 This arrangement allows for even greater parallelism. For example, two operands can be read from registers, processed by the ALU, and the result written back to a register, all potentially within a shorter sequence of operations or even a single clock cycle in highly optimized designs.

- Advantages: Higher performance and faster execution due to significant parallelism in data transfers. Can reduce the number of clock cycles per instruction.
- Disadvantages: Highest complexity and hardware cost among the three.
   Requires more sophisticated control logic.

The choice of bus organization is a critical design decision that reflects a fundamental engineering trade-off between hardware cost/complexity and performance (measured in terms of parallelism and speed). A single bus is the simplest and most economical but results in a performance bottleneck because only one data transfer can occur at any given time. As more buses are introduced (e.g., two-bus or three-bus architectures), the potential for simultaneous data transfers increases. This allows, for example, the fetching of two operands for an ALU operation concurrently, or the writing of an ALU result back to a register while other data movements are in progress. Such parallelism can significantly reduce the number of clock cycles required to execute many instructions, thereby enhancing overall CPU speed.

However, this performance gain comes at the cost of increased hardware complexity. More buses entail more physical wiring, larger and more complex multiplexers to select data sources for these buses, and more intricate control logic to manage the parallel data transfers. This, in turn, can increase the physical size of the CPU chip, its manufacturing cost, and potentially its power consumption. This trade-off—investing more hardware resources (like additional buses and more complex control) to achieve higher operational performance—is a recurrent theme in CPU design.

Table 5 provides a comparison of these bus organizations.

| Bus<br>Organization | Description                                                                                                             | Advantages                                                              | Disadvantages                                                                 | Typical<br>Performance<br>Impact      |
|---------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------|---------------------------------------|
| One-Bus             | A single bus connects all major internal components; data transfers are sequential.                                     | Simple, low cost,<br>less complex<br>control.                           | Slow, high bus<br>contention,<br>limited<br>parallelism.                      | Lowest<br>throughput.                 |
| Two-Bus             | Two separate buses allow for some simultaneous data transfers (e.g., fetching two operands or one operand and result).  | Moderate speed improvement over one-bus, some parallelism.              | More complex<br>and costly than<br>one-bus.                                   | Medium<br>throughput.                 |
| Three-Bus           | Typically two source buses and one destination bus, allowing two operands to be fetched and result stored concurrently. | High parallelism, significantly faster execution for many instructions. | Most complex,<br>highest cost,<br>requires<br>sophisticated<br>control logic. | Highest<br>throughput<br>among these. |

# VI. Designing a Basic CPU Datapath: A Conceptual Walkthrough

# A. Integrating the ALU, Registers, and Control Logic for a Single-Cycle CPU

To understand how a basic CPU functions, it is instructive to consider a simplified single-cycle implementation. In such a design, every instruction is executed in its entirety within a single, relatively long clock cycle. This implies that the duration of the clock cycle must be sufficient to accommodate the propagation delays of the longest possible path an instruction might take through the datapath (often a load instruction, which involves multiple stages).

The core components discussed earlier—the ALU, register file (containing GPRs), Program Counter (PC), Instruction Register (IR), conceptual Memory Address Register (MAR) and Memory Data Register (MDR) (or direct connections to memory for simplicity in some diagrams), and various multiplexers—are interconnected to form a cohesive datapath. The Control Unit, driven by the instruction in the IR, generates all necessary control signals to manage this datapath throughout the single clock cycle.

A conceptual diagram of such a datapath (based on elements described in <sup>9</sup>) would show the following key interconnections:

- The **Program Counter (PC)** outputs its address to the instruction memory (or a unified memory in a simpler Von Neumann model).
- The **Instruction Memory** outputs the fetched instruction, which is then loaded into the **Instruction Register (IR)**.
- The opcode and function fields (if applicable) from the IR are fed as inputs to the Control Unit.
- The Register File has read ports that can access specified registers. The outputs
  of these read ports are typically connected to the inputs of the ALU, possibly
  through multiplexers that allow selection between a register operand and an
  immediate value (sign-extended from the instruction).
- The ALU performs an operation (specified by control signals from the CU) on its inputs.
- The **ALU output** can be routed (via multiplexers) to several destinations:
  - The write data port of the **Register File**.
  - o The address input of the data memory (for load/store instructions).
  - The input for updating the PC (for branch target addresses).
- The Data Memory has an address input (from ALU output for load/store), a data input (from a register for store), a data output (to the register file for load), and control signals for read/write.
- The Control Unit outputs a multitude of control signals to all other components: RegWrite (to enable writing to the register file), MemRead, MemWrite (for data memory), ALUOp (to specify ALU operation), multiplexer select signals (e.g.,

ALUSrc to choose ALU operand, MemToReg to choose data source for register write), PCWrite (to enable PC update), etc.

The single-cycle CPU design, while conceptually simple, presents a fundamental performance trade-off. Because every instruction must complete within one clock cycle, the duration of this cycle is dictated by the execution time of the *slowest* instruction in the ISA. For example, a load instruction typically involves several sequential steps: instruction fetch, register read (for base address), ALU operation (for effective address calculation), data memory access, and finally, register write-back. Simpler instructions, such as an ALU operation that only involves register reads, ALU computation, and a register write, could theoretically complete much more quickly. However, in a single-cycle design, these faster instructions are effectively "penalized," as they must wait for the full duration of the long clock cycle determined by the worst-case instruction. This inherent inefficiency is a primary motivation for the development of more advanced CPU architectures, such as multi-cycle and pipelined designs, which aim to improve throughput by allowing faster instructions to complete in fewer cycles or by overlapping the execution of multiple instructions.

## B. Step-by-Step Execution of Simple Instructions (Illustrative Examples)

To illustrate the operation of a single-cycle datapath, let us trace the execution of two representative instructions: an R-type arithmetic instruction (ADD) and an I-type memory access instruction (LOAD). The control signals mentioned are conceptual and depend on the specific control unit design. (Execution steps are based on principles from <sup>9</sup>).

# 1. Instruction: ADD R3, R1, R2 (Operation: R3 ← R1 + R2)

#### • i. Instruction Fetch:

- 1. The PC holds the address of the ADD instruction. This address is sent to the Instruction Memory.
- 2. The Instruction Memory reads out the 32-bit binary machine code for ADD R3, R1, R2.
- 3. This instruction word is loaded into the IR.
- 4. Simultaneously, the PC is updated. An adder (or the main ALU configured appropriately) calculates PC + 4 (assuming 4-byte instructions). This new value is written back to the PC.
- Example Control Signals Activated: PCSource (selects PC for adder input),
   ALUOp (for addition, if ALU used for PC increment), PCWrite (enables PC update),
   MemRead (for instruction memory),
   IRWrite (enables IR load).

# • ii. Decode and Operand Fetch:

- 1. The Control Unit decodes the opcode (identifying it as ADD, an R-type instruction) and the funct field from the IR.
- 2. The register numbers for R1 (source 1), R2 (source 2), and R3 (destination) are extracted from the instruction fields in the IR.
- 3. The values corresponding to R1 and R2 are supplied to the read address ports of the Register File.
- 4. The contents of registers R1 and R2 are read from the Register File and become available at its output ports. These outputs are routed to the two main inputs of the ALU (possibly via multiplexers, though for R-type, they usually come directly from registers).
- Example Control Signals Activated: Control signals to the Register File to specify read registers R1 and R2.

## • iii. Execution by ALU:

- 1. The Control Unit sets the ALUOp control signals based on the funct field of the ADD instruction, configuring the ALU to perform addition.
- 2. The ALU takes the values read from R1 and R2 as its inputs and computes their sum.
- Example Control Signals Activated: ALUOp (specific code for addition),
   ALUSrc (if MUXes select register outputs for ALU).

#### • iv. Result Write-back:

- 1. The sum produced by the ALU is routed to the write data input of the Register File.
- 2. The register number for R3 (destination) is supplied to the write address port of the Register File.
- 3. The Control Unit asserts the RegWrite signal, causing the ALU result to be written into register R3. The MemToReg signal would be set to select the ALU output (not data from memory) as the source for the write-back.
- Example Control Signals Activated: RegWrite (enables write to register file),
   RegDst (selects R3 as destination from instruction field), MemToReg (selects ALU result for write-back).

# 2. Instruction: LOAD R1, offset(R2) (Operation: R1 ← Memory)

#### • i. Instruction Fetch:

(This step is identical to the fetch step for the ADD instruction. The LOAD instruction is fetched from memory based on PC, loaded into IR, and PC is updated to PC + 4).

• Example Control Signals Activated: Same as ADD fetch.

# ii. Decode and Operand Fetch:

1. The Control Unit decodes the opcode from the IR, identifying it as a LOAD

- instruction (an I-type instruction).
- 2. The register number for R2 (base register) and R1 (destination register) are extracted from the IR. The 16-bit offset field is also extracted.
- 3. The value for R2 is supplied to a read address port of the Register File.
- 4. The content of register R2 is read from the Register File.
- 5. The 16-bit offset is passed through a sign-extension unit to convert it to a 32-bit value, preserving its sign.
- Example Control Signals Activated: Control signals for Register File read (R2), enable for sign-extension logic.

# • iii. Execution (Address Calculation by ALU):

- 1. The Control Unit configures the ALU to perform addition.
- 2. One input to the ALU comes from the Register File (the content of R2).
- 3. The other input to the ALU is the 32-bit sign-extended offset. This selection is typically managed by a multiplexer (controlled by ALUSrc).
- 4. The ALU adds the content of R2 and the sign-extended offset to compute the effective memory address for the load operation.
- Example Control Signals Activated: ALUOp (for addition), ALUSrc (selects register output for one ALU input and sign-extended immediate for the other).

# • iv. Memory Access:

- 1. The effective memory address calculated by the ALU is sent to the address input of the Data Memory. (Conceptually, this address passes through the MAR).
- 2. The Control Unit asserts the MemRead signal for the Data Memory.
- 3. The Data Memory reads the 32-bit data value located at the specified address. This data becomes available at the Data Memory's output port. (Conceptually, this data is loaded into the MDR).
- o Example Control Signals Activated: MemRead (for data memory).

#### v. Result Write-back:

- 1. The data value read from Data Memory is routed to the write data input of the Register File. A multiplexer controlled by MemToReg selects this data (from memory) over the ALU output.
- 2. The register number for R1 (destination) is supplied to the write address port of the Register File (selected by RegDst from the appropriate instruction field for I-type loads).
- 3. The Control Unit asserts the RegWrite signal, causing the data from memory to be written into register R1.
- Example Control Signals Activated: RegWrite, RegDst (selects R1 as destination from instruction field), MemToReg (selects data memory output

for write-back).

The datapath diagram for even a rudimentary CPU serves as a visual blueprint, illustrating the physical flow of information and the essential hardware resources required to implement the Instruction Set Architecture. Tracing instruction execution on such diagrams, as performed above, clearly shows which components are active during each phase of an instruction's lifecycle and how data is shuttled between them. For instance, to support an R-type instruction like ADD R3, R1, R2, the datapath must inherently possess pathways from two distinct read ports of the register file to the inputs of the ALU, and another pathway from the ALU's output back to a write port of the register file. This is not merely an abstract representation but a concrete depiction of the necessary hardware interconnections and capabilities.

# C. Key Design Considerations for a Single-Cycle CPU

Designing a single-cycle CPU involves several important considerations that impact its functionality and performance:

- Clock Cycle Time: The most critical factor is the determination of the clock cycle time. Since every instruction must complete within one cycle, the clock period must be long enough to accommodate the slowest instruction's propagation delay through the datapath. This "critical path" often involves a sequence like instruction fetch from memory, register file read, ALU operation, data memory access (for loads), and register file write. Any stage in this path contributes to the total delay.
- **Simplicity of Control:** The control logic for a single-cycle CPU is purely combinational.<sup>19</sup> The control signals are generated directly from the bits of the instruction currently in the IR (primarily the opcode and possibly a function field). There is no concept of state in the control unit beyond the current instruction being processed. This simplifies the design of the control unit.
- Resource Usage: To ensure that all operations for an instruction can complete within a single cycle, some hardware resources might need to be duplicated, or shared resources must be carefully managed with multiplexers. For example, separate memory units for instructions and data (a Harvard-like characteristic at this level) can allow instruction fetch and data access to appear to occur in parallel within the single cycle, though true parallelism is limited by the single-cycle constraint. Similarly, an adder might be dedicated to incrementing the PC, separate from the main ALU, to avoid contention if the main ALU is needed for another part of the instruction's execution in the same cycle.
- Performance Limitations: The primary drawback of a single-cycle design is its inherent inefficiency. Because the clock cycle is tailored to the slowest possible

instruction, faster instructions (e.g., an arithmetic operation that doesn't involve memory access) are forced to take the same amount of time as the slowest one. This means the CPU often sits idle for part of the clock cycle for these faster instructions, leading to wasted time and suboptimal performance. This significant limitation is the main reason why more advanced CPU designs transition to multi-cycle or pipelined architectures, which aim to improve overall throughput and resource utilization.

## VII. Conclusion

## A. Synthesis of Core Concepts

The exploration of basic CPU design reveals a sophisticated interplay of fundamental components. The Arithmetic Logic Unit (ALU) serves as the computational engine, executing arithmetic and logical operations as dictated by program instructions. CPU registers provide an essential high-speed scratchpad, temporarily storing data, addresses, and instructions crucial for immediate processing. The Control Unit acts as the conductor of this orchestra, meticulously fetching instructions from memory, decoding their meaning, and generating a precise sequence of timing and control signals.

These components are not isolated entities but are intricately connected within the datapath, which provides the physical infrastructure—buses, multiplexers, and functional units—for data to flow and be transformed. The control path, embodied by the Control Unit, governs every action within this datapath. The coordinated interaction of the ALU, registers, Control Unit, datapath, and control path, all operating under the rhythm of the fetch-decode-execute cycle, is what enables the CPU to perform its fundamental task: the execution of program instructions.

# B. The Foundational Nature of Basic CPU Design

Understanding the principles underlying a basic CPU—such as the construction of an ALU from elementary logic gates, the distinct functions of various CPU registers, the mechanisms of control signal generation by the Control Unit, and the organization of the datapath—is of paramount importance. These concepts form the bedrock upon which even the most complex and powerful modern microprocessors are built.

While contemporary CPUs employ far more advanced techniques to enhance performance—including pipelining (overlapping the execution of multiple instructions), superscalar execution (executing multiple instructions truly in parallel using multiple execution units), out-of-order execution (rearranging instruction execution to improve efficiency and hide latencies), and sophisticated multi-level

memory hierarchies (caches)—they all ultimately rely on these fundamental building blocks and operational principles. The core tasks of fetching, decoding, executing, and managing data flow through ALUs and registers, under the direction of a control mechanism, remain central to their operation. Thus, a solid grasp of basic CPU design provides an indispensable framework for comprehending the intricacies of advanced computer architecture.

The entire journey of designing a CPU, from the simplest logic gates to a fully functional processing unit, stands as a powerful testament to the efficacy of abstraction and modular design in the field of engineering. The process commences with basic logic gates—AND, OR, NOT, XOR—which are the atomic units of digital computation.<sup>13</sup> These gates are then abstracted into more complex, yet still manageable, functional units such as half-adders, full-adders, and multiplexers, each with a clearly defined behavior. These units, in turn, are combined to construct even larger modules like N-bit ALUs and register files, which encapsulate significant computational or storage capabilities. Finally, these larger modules are interconnected via buses to create the complete datapath, which is then governed by the logic of the Control Unit.9 At each successive level of this hierarchy, the intricate details of the underlying levels are hidden, allowing designers to focus on the interactions and functionality of the current level of abstraction. This modularity not only makes the design of immensely complex systems manageable but also facilitates systematic testing, verification, and the potential for reuse of well-defined components. This hierarchical and modular approach is not unique to CPU design; it is a cornerstone principle in all disciplines of complex software and hardware engineering, enabling the creation of sophisticated systems that would be otherwise intractable.

#### Works cited

- 1. Central Processing Unit (CPU) | GeeksforGeeks, accessed June 4, 2025, https://www.geeksforgeeks.org/central-processing-unit-cpu/
- 2. Von Neumann architecture Wikipedia, accessed June 4, 2025, <a href="https://en.wikipedia.org/wiki/Von Neumann architecture">https://en.wikipedia.org/wiki/Von Neumann architecture</a>
- 3. Von Neumann Architecture (Cambridge (CIE) O Level Computer Science):
  Revision Note, accessed June 4, 2025,
  <a href="https://www.savemyexams.com/o-level/computer-science/cie/21/revision-notes/3-hardware/computer-architecture/von-neumann-architecture/">https://www.savemyexams.com/o-level/computer-science/cie/21/revision-notes/3-hardware/computer-architecture/von-neumann-architecture/</a>
- 4. Arithmetic logic unit Wikipedia, accessed June 4, 2025, https://en.wikipedia.org/wiki/Arithmetic logic unit
- 5. Central processing unit Wikipedia, accessed June 4, 2025, <a href="https://en.wikipedia.org/wiki/Central processing unit">https://en.wikipedia.org/wiki/Central processing unit</a>

- 6. CPU Registers: Definition, Types & Functions | Vaia, accessed June 4, 2025, https://www.vaia.com/en-us/explanations/computer-science/computer-organisation-and-architecture/cpu-registers/
- 7. What are Registers in CPU Types | Function | Components, accessed June 4, 2025, https://www.theiotacademy.co/blog/registers-in-cpu/
- 8. How CPUs control data and instructions Telnyx, accessed June 4, 2025, https://telnyx.com/learn-ai/central-processing-unit
- 9. Organization of Computer Systems: Processor & Datapath UF CISE, accessed June 4, 2025, <a href="https://www.cise.ufl.edu/~mssz/CompOrg/CDA-proc.html">https://www.cise.ufl.edu/~mssz/CompOrg/CDA-proc.html</a>
- 10. www.eng.auburn.edu, accessed June 4, 2025, https://www.eng.auburn.edu/~nelson/courses/elec5200\_6200/ELEC5200\_6200\_d atapath\_control.pdf
- 11. Introduction of ALU and Data Path | GeeksforGeeks, accessed June 4, 2025, <a href="https://www.geeksforgeeks.org/introduction-of-alu-and-data-path/">https://www.geeksforgeeks.org/introduction-of-alu-and-data-path/</a>
- 12. ALU (Arithmetic Logic Unit) BYJU'S, accessed June 4, 2025, <a href="https://byjus.com/gate/alu-notes/">https://byjus.com/gate/alu-notes/</a>
- 13. vtumechnotes.com, accessed June 4, 2025, <a href="https://vtumechnotes.com/content/files/2022/09/ADE-4th-Module.pdf">https://vtumechnotes.com/content/files/2022/09/ADE-4th-Module.pdf</a>
- 14. Half Adder and Full Adder Circuit with Truth Tables ElProCus, accessed June 4, 2025, <a href="https://www.elprocus.com/half-adder-and-full-adder/">https://www.elprocus.com/half-adder-and-full-adder/</a>
- 15. people.ee.duke.edu, accessed June 4, 2025, <a href="https://people.ee.duke.edu/~sorin/prior-courses/ece152-spring2011/lectures/3.2-arith.pdf">https://people.ee.duke.edu/~sorin/prior-courses/ece152-spring2011/lectures/3.2-arith.pdf</a>
- 16. Shift Micro-Operations in Computer Architecture | GeeksforGeeks, accessed June 4, 2025, <a href="https://www.geeksforgeeks.org/shift-micro-operations-in-computer-architecture/">https://www.geeksforgeeks.org/shift-micro-operations-in-computer-architecture/</a>
- 17. CPU's Data Path | Computer Architecture Witscad, accessed June 4, 2025, https://witscad.com/course/computer-architecture/chapter/cpu-data-path
- 18. Notes on Instruction Cycle: Fetch, Decode and Execute Cycle, accessed June 4, 2025, <a href="https://unacademy.com/content/nta-ugc/study-material/computer-science/instruction-cycle-fetch-decode-and-execute-cycle/">https://unacademy.com/content/nta-ugc/study-material/computer-science/instruction-cycle-fetch-decode-and-execute-cycle/</a>
- 19. Finish single-cycle datapath/control path Washington, accessed June 4, 2025, <a href="https://courses.cs.washington.edu/courses/cse378/09wi/lectures/lec08-annotated.pdf">https://courses.cs.washington.edu/courses/cse378/09wi/lectures/lec08-annotated.pdf</a>
- 20. Fetch Decode Execute Cycle: Meaning & Process Vaia, accessed June 4, 2025, <a href="https://www.vaia.com/en-us/explanations/computer-science/computer-organisation-and-architecture/fetch-decode-execute-cycle/">https://www.vaia.com/en-us/explanations/computer-science/computer-organisation-and-architecture/fetch-decode-execute-cycle/</a>
- 21. Chapter 4 Processor Part 1: Datapath and Control, accessed June 4, 2025, https://dejazzer.com/coen2710/lectures/lec03\_ch4a\_single\_cycle\_animated.pdf
- 22. www.csd.uwo.ca, accessed June 4, 2025, https://www.csd.uwo.ca/~mmorenom/cs3350\_moreno.Winter-2017/notes/L5.5-C PU.pdf